









**SN74LVC1G123** SCES586E - JULY 2004 - REVISED MARCH 2024

# SN74LVC1G123 Single Retriggerable Monostable Multivibrator With Schmitt-Trigger Inputs

#### 1 Features

- Available in the Texas Instruments NanoFree<sup>™</sup> Package
- Supports 5V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5V
- Max t<sub>pd</sub> of 8ns at 3.3V
- Supports Mixed-Mode Voltage Operation on All Ports
- Supports Down Translation to V<sub>CC</sub>
- Schmitt-Trigger Circuitry on A and B Inputs for Slow Input Transition Rates
- Edge Triggered From Active-High or Active-Low Gated Logic Inputs
- Retriggerable for Very Long Output Pulses, Up to 100% Duty Cycle
- Overriding Clear Terminates Output Pulse
- Glitch-Free Power-Up Reset on Outputs
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- **ESD Protection Exceeds JESD 22** 
  - 2000V Human-Body Model (A114-A)
  - 200V Machine Model (A115-A)
  - 1000V Charged-Device Model (C101)

# 2 Applications

- **AV Receivers**
- Blu-ray Players and Home Theaters
- **DVD Recorders and Players**
- Desktop PCs or Notebook PCs
- Digital Radio and Internet Radio Players
- Digital Video Cameras (DVC)
- Embedded PCs
- **GPS: Personal Navigation Devices**
- Mobile Internet Devices
- Network Attached Storage (NAS)
- Personal Digital Assistant (PDA)
- Server PSU
- Solid-State Drive (SSD): Client and Enterprise
- Video Analytics Servers
- Wireless Headsets, Keyboards, and Mice

## 3 Description

The SN74LVC1G123 device is a single retriggerable monostable multivibrator designed for 1.65V to 5.5V V<sub>CC</sub> operation.

This monostable multivibrator features output pulseduration control by three methods. In the first method, the  $\overline{A}$  input is low, and the B input goes high. In the second method, the B input is high, and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the B input is high, and the clear (  $\overline{CLR}$ ) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between C<sub>ext</sub> and R<sub>ext</sub>/C<sub>ext</sub> (positive) and an external resistor connected between Rext/Cext and Vcc. To obtain variable pulse durations, connect an external variable resistance between Rext/Cext and Vcc. The output pulse duration also can be reduced by taking CLR low.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$  and B inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

#### **Device Information**

| PART NUMBER  | PACKAGE (1) | BODY SIZE (NOM) |  |  |  |  |
|--------------|-------------|-----------------|--|--|--|--|
|              | SSOP (8)    | 2.95mm × 2.80mm |  |  |  |  |
| SN74LVC1G123 | VSSOP (8)   | 2.30mm × 2.00mm |  |  |  |  |
|              | DSBGA (8)   | 1.91mm × 0.91mm |  |  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features                                                                      | 1              | 7.1 Overview                                          | 12   |
|---------------------------------------------------------------------------------|----------------|-------------------------------------------------------|------|
| 2 Applications                                                                  | 1              | 7.2 Functional Block Diagram                          | 12   |
| 3 Description                                                                   |                | 7.3 Feature Description                               |      |
| 4 Pin Configuration and Functions                                               | 3              | 7.4 Device Functional Modes                           | 13   |
| 5 Specifications                                                                | 4              | 8 Application and Implementation                      | 14   |
| 5.1 Absolute Maximum Ratings                                                    | 4              | 8.1 Application Information                           |      |
| 5.2 ESD Ratings                                                                 | 4              | 8.2 Typical Application                               |      |
| 5.3 Recommended Operating Conditions                                            |                | 9 Power Supply Recommendations                        |      |
| 5.4 Thermal Information                                                         | 5              | 10 Layout                                             |      |
| 5.5 Electrical Characteristics                                                  | 5              | 10.1 Layout Guidelines                                | 16   |
| 5.6 Timing Requirements                                                         | 6              | 10.2 Layout Example                                   |      |
| 5.7 Switching Characteristics, C <sub>L</sub> = 15 pF, –40°C to                 |                | 11 Device and Documentation Support                   |      |
| 85°C                                                                            | 7              | 11.1 Documentation Support                            | . 17 |
| 5.8 Switching Characteristics, C <sub>L</sub> = 50 pF, –40°C to                 |                | 11.2 Receiving Notification of Documentation Updates. |      |
| 85°C                                                                            | 7              | 11.3 Support Resources                                | . 17 |
| 5.9 Switching Characteristics, $C_L = 50 \text{ pF}$ , $-40^{\circ}\text{C}$ to |                | 11.4 Trademarks                                       | . 17 |
| 125°C                                                                           | 7              | 11.5 Electrostatic Discharge Caution                  | 17   |
| 5.10 Operating Characteristics                                                  | 8              | 11.6 Glossary                                         | 17   |
| 5.11 Typical Characteristics                                                    | <mark>9</mark> | 12 Revision History                                   |      |
| 6 Parameter Measurement Information                                             | 10             | 13 Mechanical, Packaging, and Orderable               |      |
| 7 Detailed Description                                                          | 12             | Information                                           | 18   |
|                                                                                 |                |                                                       |      |



# **4 Pin Configuration and Functions**



See mechanical drawings for dimensions.

Figure 4-1. DCT Package 8-Pin SSOP Top View



Figure 4-2. DCU Package 8-Pin VSSOP Top View



Figure 4-3. YZP Package 8-Pin DSBGA Bottom View

**Table 4-1. Pin Functions** 

| P                                  | N                                                | I/O | DESCRIPTION                                                                                                          |  |  |  |  |  |
|------------------------------------|--------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                               | NO.                                              | 1/0 | DESCRIPTION                                                                                                          |  |  |  |  |  |
| Ā                                  | 1                                                | I   | Falling edge sensitive input; requires B and CLR to be held high.                                                    |  |  |  |  |  |
| В                                  | B 2 I Rising edge sensitive input; requires A to |     | Rising edge sensitive input; requires $\overline{A}$ to be held low and $\overline{CLR}$ to be held high.            |  |  |  |  |  |
| CLR                                | 3                                                | I   | Clear, Active Low; also can operate as rising edge sensitive input if $\overline{A}$ is held low and B is held high. |  |  |  |  |  |
| GND                                | 4                                                | _   | Ground                                                                                                               |  |  |  |  |  |
| Q                                  | 5                                                | 0   | Output                                                                                                               |  |  |  |  |  |
| C <sub>ext</sub>                   | 6                                                | _   | Connects only to the external capacitor                                                                              |  |  |  |  |  |
| R <sub>ext</sub> /C <sub>ext</sub> | 7                                                | _   | Connects to the external capacitor and resistor                                                                      |  |  |  |  |  |
| V <sub>CC</sub>                    | 8                                                | _   | Power                                                                                                                |  |  |  |  |  |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                    |                    | MIN                   | MAX | UNIT |
|------------------|----------------------------------------------------|--------------------|-----------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                     |                    | -0.5                  | 6.5 | V    |
| VI               | Input voltage <sup>(2)</sup>                       |                    | -0.5                  | 6.5 | V    |
| Vo               | Voltage applied to any output in the high-impeda   | -0.5               | 6.5                   | V   |      |
| Vo               | Voltage applied to any output in the high or low s | -0.5               | V <sub>CC</sub> + 0.5 | V   |      |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>I</sub> < 0 |                       | -50 | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0 |                       | -50 | mA   |
| Io               | Continuous output current                          | ·                  |                       | ±50 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND  |                    | ±100                  | mA  |      |
| T <sub>stg</sub> | Storage temperature                                |                    | -65                   | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | +1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                           |                                    | MIN                    | MAX                    | UNIT |
|-----------------|---------------------------|------------------------------------|------------------------|------------------------|------|
| .,              | Supply voltage            | Operating                          | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> | Supply voltage            | Data retention only                | 1.5                    |                        | v    |
|                 |                           | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        |      |
|                 | High level input voltage  | $V_{CC}$ = 2.3 V to 2.7 V          |                        |                        | V    |
| V <sub>IH</sub> | High-level input voltage  | V <sub>CC</sub> = 3 V to 3.6 V     | 2                      |                        | v    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V   | 0.7 × V <sub>CC</sub>  |                        |      |
|                 |                           | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |      |
|                 | Low-level input voltage   | V <sub>CC</sub> = 2.3 V to 2.7 V   | 0.7                    | v                      |      |
| V <sub>IL</sub> | Low-level input voltage   | V <sub>CC</sub> = 3 V to 3.6 V     |                        | 0.8                    | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V   |                        | 0.3 × V <sub>CC</sub>  |      |
| VI              | Input voltage             |                                    | 0                      | 5.5                    | V    |
| Vo              | Output voltage            |                                    | 0                      | V <sub>CC</sub>        | V    |
|                 |                           | V <sub>CC</sub> = 1.65 V           |                        | -4                     |      |
|                 |                           | V <sub>CC</sub> = 2.3 V            |                        | -8                     |      |
| I <sub>OH</sub> | High-level output current | V - 2 V                            |                        | -16                    | mA   |
|                 |                           | V <sub>CC</sub> = 3 V              |                        | -24                    |      |
|                 |                           | V <sub>CC</sub> = 4.5 V            |                        | -32                    |      |
|                 |                           |                                    |                        |                        |      |

Product Folder Links: SN74LVC1G123

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions table.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **5.3 Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)(1)

|                      |                                |                          | MIN M | AX UNIT |
|----------------------|--------------------------------|--------------------------|-------|---------|
|                      |                                | V <sub>CC</sub> = 1.65 V |       | 4       |
| I <sub>OL</sub>      | Low-level output current       | V <sub>CC</sub> = 2.3 V  |       | 8       |
|                      |                                | V - 2 V                  |       | 16 mA   |
|                      |                                | VCC - 3 V                |       | 24      |
|                      |                                | V <sub>CC</sub> = 4.5 V  |       | 32      |
| D (2)                | External timing registance     | V <sub>CC</sub> = 2 V    | 5     | kΩ      |
| R <sub>ext</sub> (2) | External timing resistance     | V <sub>CC</sub> ≥ 3 V    | 1     | K12     |
| T <sub>A</sub>       | Operating free-air temperature |                          | -40 · | 25 °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

## 5.4 Thermal Information

|                 |                                        |            | SN74LVC1G123 |             |      |
|-----------------|----------------------------------------|------------|--------------|-------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | DCT (SSOP) | DCU (VSSOP)  | YZP (DSBGA) | UNIT |
|                 |                                        | 8 PINS     | 8 PINS       | 8 PINS      |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 220        | 227          | 102         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED                                         | TEST CONDIT                                    | IONO V                      |     | –40°C                 | TO 85°C            |       | -40°C                 | TO 125°C           | ;     | UNIT |
|---------------------------------------------------|------------------------------------------------|-----------------------------|-----|-----------------------|--------------------|-------|-----------------------|--------------------|-------|------|
| PARAMETER                                         | TEST CONDIT                                    | IONS Vo                     | c   | MIN                   | TYP <sup>(1)</sup> | MAX   | MIN                   | TYP <sup>(1)</sup> | MAX   | UNII |
|                                                   | I <sub>OH</sub> = -100 μA                      | 1.65<br>5.5                 |     | V <sub>CC</sub> - 0.1 |                    |       | V <sub>CC</sub> - 0.1 |                    |       |      |
|                                                   | I <sub>OH</sub> = -4 mA                        | 1.68                        | 5 V | 1.2                   |                    |       | 1.2                   |                    |       |      |
| V <sub>OH</sub>                                   | I <sub>OH</sub> = -8 mA                        | 2.3                         | 5 V | 1.9                   |                    |       | 1.9                   |                    |       | V    |
|                                                   | I <sub>OH</sub> = -16 mA                       | 3                           | ,   | 2.4                   |                    |       | 2.4                   |                    |       |      |
|                                                   | I <sub>OH</sub> = -24 mA                       | 3                           | v [ | 2.3                   |                    |       | 2.3                   |                    |       |      |
|                                                   | I <sub>OH</sub> = -32 mA                       | 4.5                         | 5 V | 3.8                   |                    |       | 3.8                   |                    |       |      |
|                                                   | I <sub>OL</sub> = 100 μA                       | 1.65<br>5.5                 |     |                       |                    | 0.1   |                       |                    | 0.1   |      |
| V <sub>OL</sub>                                   | I <sub>OL</sub> = 4 mA                         | 1.69                        | 5 V |                       |                    | 0.45  |                       |                    | 0.45  |      |
|                                                   | I <sub>OL</sub> = 8 mA                         | 2.3                         | V   |                       |                    | 0.3   |                       |                    | 0.3   | V    |
|                                                   | I <sub>OL</sub> = 16 mA                        | 2                           | ,   |                       |                    | 0.4   |                       |                    | 0.4   |      |
|                                                   | I <sub>OL</sub> = 24 mA                        | 3                           | 3 V |                       |                    | 0.55  |                       |                    | 0.55  |      |
|                                                   | I <sub>OL</sub> = 32 mA                        | 4.5                         | 5 V |                       |                    | 0.55  |                       |                    | 0.55  |      |
| R <sub>ext</sub> /C <sub>ext</sub> (2)            | $B = GND, \qquad \overline{A} = \overline{CL}$ | R = V <sub>CC</sub> 1.65    |     |                       |                    | ±0.25 |                       |                    | ±0.25 | μA   |
| Ā, B, CLR                                         | V <sub>I</sub> = 5.5 V or GND                  | 5.5                         | 5 V |                       |                    | ±1    |                       |                    | ±1    | μΛ   |
| $I_{off}$ $\overline{A}$ , B, Q, $\overline{CLR}$ | V <sub>I</sub> or V <sub>O</sub> = 5.5 V       | C                           | )   |                       |                    | ±10   |                       |                    | ±10   | μΑ   |
| I <sub>CC</sub> Quiescent                         | $V_I = V_{CC}$ or GND, $I_O = 0$               | 5.5                         | 5 V |                       |                    | 20    |                       |                    | 20    | μΑ   |
| ,                                                 |                                                | 1.68                        | 5 V |                       |                    | 165   |                       |                    | 165   |      |
|                                                   |                                                | 2.3                         | V   |                       |                    | 220   |                       |                    | 220   |      |
| I <sub>CC</sub> Active state                      | $V_I = V_{CC}$ or GND, $R_{ext}/C_e$           | ext = 0.5 V <sub>CC</sub> 3 | V   |                       |                    | 280   |                       |                    | 280   | μΑ   |
|                                                   |                                                | 4.5                         | V   |                       |                    | 650   |                       | •                  | 650   |      |
|                                                   |                                                | 5.5                         | V   |                       |                    | 975   |                       |                    | 975   |      |

<sup>(2)</sup> R<sub>ext</sub>/C<sub>ext</sub> is an I/O and must not be connected directly to GND or V<sub>CC</sub>.



### 5.5 Electrical Characteristics (continued)

over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS                         | Vcc   | -40°C TO 85°C              | -40°C TO 125°C             | UNIT |
|--|-----------|-----------------------------------------|-------|----------------------------|----------------------------|------|
|  |           | TEST CONDITIONS                         | VCC   | MIN TYP <sup>(1)</sup> MAX | MIN TYP <sup>(1)</sup> MAX | UNII |
|  | Cı        | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | 3                          |                            | pF   |

- All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.
- (2) This test is performed with the terminal in the OFF-state condition.

## 5.6 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6-1)

|                                      |                      |                 |                                      |                                     |   |                                    | -40°C TO 125°C |                                    |     |                                  |     |      |     |
|--------------------------------------|----------------------|-----------------|--------------------------------------|-------------------------------------|---|------------------------------------|----------------|------------------------------------|-----|----------------------------------|-----|------|-----|
| PARAMETER                            |                      | TEST CONDITIONS |                                      | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |   | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |                | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |     |
|                                      |                      |                 |                                      |                                     |   |                                    | MIN            | TYP                                | MIN | TYP                              | MIN | TYP  |     |
| t <sub>w</sub> IN Pulse duration     |                      | CLR             |                                      |                                     | 8 |                                    | 4              |                                    | 3   |                                  | 2.5 |      | ns  |
| LWIIN                                | ruise duration       | A or B trigger  |                                      |                                     | 8 |                                    | 4              |                                    | 3   |                                  | 2.5 |      | 115 |
|                                      |                      |                 | D - 1 kO                             | C <sub>ext</sub> = 100 pF           |   |                                    |                |                                    |     | 5.5                              |     | 4.5  | ns  |
|                                      | Pulse retrigger time |                 | $R_{\text{ext}} = 1 \text{ k}\Omega$ | C <sub>ext</sub> = 100 µF           |   |                                    |                |                                    |     | 1.4                              |     | 1.1  | μs  |
| t <sub>rr</sub> Pulse retrigger time |                      |                 | D - 510                              | C <sub>ext</sub> = 100 pF           |   | 75                                 |                | 45                                 |     |                                  |     |      | ns  |
|                                      |                      |                 | $R_{\text{ext}} = 5 \text{ k}\Omega$ | C <sub>ext</sub> = 100 µF           |   | 1.8                                |                | 1.4                                |     |                                  |     |      | μs  |



Figure 5-1. Required Timing Circuit



Figure 5-2. Input/Output Timing Diagram

Product Folder Links: SN74LVC1G123



# 5.7 Switching Characteristics, $C_L = 15 \text{ pF}, -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$

over recommended operating free-air temperature range, C<sub>L</sub> = 15 pF (unless otherwise noted) (see Figure 6-1)

|                 | , ,             | TO<br>(OUTPUT) | -40°C TO 85°C                       |      |     |                                    |      |                                    |      |                                  |     |      |
|-----------------|-----------------|----------------|-------------------------------------|------|-----|------------------------------------|------|------------------------------------|------|----------------------------------|-----|------|
| PARAMETER       | FROM<br>(INPUT) |                | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |      |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |      | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |      | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|                 |                 |                | MIN                                 | TYP  | MAX | MIN                                | MAX  | MIN                                | MAX  | MIN                              | MAX |      |
|                 | Ā or B          |                | 7                                   | 18.5 | 52  | 4                                  | 17   | 3                                  | 11.5 | 2                                | 7.6 |      |
| t <sub>pd</sub> | CLR             | Q              | 5                                   | 12.4 | 34  | 3                                  | 11.5 | 2                                  | 8    | 1.5                              | 5.5 | ns   |
|                 | CLR trigger     |                | 7                                   | 17.4 | 54  | 4                                  | 15.5 | 3                                  | 10.5 | 2                                | 7   |      |

# 5.8 Switching Characteristics, $C_L = 50 \text{ pF}$ , $-40^{\circ}\text{C}$ to $85^{\circ}\text{C}$

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 6-1)

|                                   |                 |                |                                                                     |     |                                                                                                                                            |      | -40°0                            | C TO 85 | °C   |      |     |     |    |
|-----------------------------------|-----------------|----------------|---------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------|---------|------|------|-----|-----|----|
| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS                                                  |     | $V_{CC} = 1.8 \text{ V}$ $V_{CC} = 2.5 \text{ V}$ $V_{CC} = 3.3 \text{ V}$<br>$\pm 0.15 \text{ V}$ $\pm 0.2 \text{ V}$ $\pm 0.3 \text{ V}$ |      | V <sub>CC</sub> = 5 V<br>± 0.5 V |         | UNIT |      |     |     |    |
|                                   |                 |                |                                                                     | MIN | TYP <sup>(1)</sup>                                                                                                                         | MAX  | MIN                              | MAX     | MIN  | MAX  | MIN | MAX |    |
|                                   | Ā or B          |                |                                                                     | 6   | 18.6                                                                                                                                       | 57   | 3                                | 18.5    | 2    | 12.5 | 1.5 | 8.2 |    |
| t <sub>pd</sub>                   | CLR             | Q              |                                                                     | 4   | 11.6                                                                                                                                       | 36.5 | 2                                | 12.5    | 1.5  | 8.6  | 1.5 | 6   | ns |
|                                   | CLR trigger     |                |                                                                     | 5   | 17.3                                                                                                                                       | 59   | 2.5                              | 17      | 2    | 11.5 | 1.5 | 7.5 |    |
|                                   |                 |                | $C_{\text{ext}}$ = 28 pF,<br>$R_{\text{ext}}$ = 2 k $\Omega$        |     | 225                                                                                                                                        | 600  | 190                              | 220     | 170  | 200  | 150 | 180 | ns |
| t <sub>w</sub> OUT <sup>(2)</sup> |                 | Q              | $C_{\text{ext}}$ = 0.01 $\mu$ F,<br>$R_{\text{ext}}$ = 10 $k\Omega$ |     | 100                                                                                                                                        | 110  | 100                              | 110     | 100  | 110  | 100 | 110 | μs |
|                                   |                 |                | $C_{ext} = 0.1 \mu F,$<br>$R_{ext} = 10 k\Omega$                    |     | 1                                                                                                                                          | 1.1  | 1                                | 1.1     | 1    | 1.1  | 1   | 1.1 | ms |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ 

# 5.9 Switching Characteristics, C<sub>L</sub> = 50 pF, -40°C to 125°C

over recommended operating free-air temperature range,  $C_L$  = 50 pF (unless otherwise noted) (see Figure 6-1)

|                                   |                 |                |                                                                            |                                     | -                  |     | -40°C                              | TO 125 | 5°C                                |      |                                  |     |      |
|-----------------------------------|-----------------|----------------|----------------------------------------------------------------------------|-------------------------------------|--------------------|-----|------------------------------------|--------|------------------------------------|------|----------------------------------|-----|------|
| PARAMETER                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS                                                         | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |                    |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |        | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |      | V <sub>CC</sub> = 5 V<br>± 0.5 V |     | UNIT |
|                                   |                 |                |                                                                            | MIN                                 | TYP <sup>(1)</sup> | MAX | MIN                                | MAX    | MIN                                | MAX  | MIN                              | MAX |      |
| t <sub>pd</sub>                   | Ā or B          |                |                                                                            | 6                                   |                    | 58  | 3                                  | 19.5   | 2                                  | 13.2 | 1.5                              | 8.7 |      |
|                                   | CLR             | Q              |                                                                            | 4                                   |                    | 37  | 2                                  | 13.5   | 1.5                                | 9.2  | 1.5                              | 6.5 | ns   |
|                                   | CLR trigger     |                |                                                                            | 5                                   |                    | 60  | 2.5                                | 18     | 2                                  | 12   | 1.5                              | 8   |      |
|                                   |                 |                | $C_{\text{ext}}$ = 28 pF,<br>$R_{\text{ext}}$ = 2 k $\Omega$               |                                     | 225                | 600 | 190                                | 220    | 170                                | 200  | 150                              | 180 | ns   |
| t <sub>w</sub> OUT <sup>(2)</sup> |                 | Q              | $C_{\text{ext}} = 0.01 \mu\text{F},$ $R_{\text{ext}} = 10 \text{k}\Omega$  |                                     | 100                | 110 | 100                                | 110    | 100                                | 110  | 100                              | 110 | μs   |
|                                   |                 |                | $C_{\text{ext}} = 0.1  \mu\text{F},$ $R_{\text{ext}} = 10  \text{k}\Omega$ |                                     | 1                  | 1.1 | 1                                  | 1.1    | 1                                  | 1.1  | 1                                | 1.1 | ms   |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ 

<sup>(2)</sup>  $t_w = Duration of pulse at Q output$ 

<sup>(2)</sup> t<sub>w</sub> = Duration of pulse at Q output



# **5.10 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

| <u>'A 2</u> | -0 0              |                                 |                                                 |                                                                                               |      |                |      |    |
|-------------|-------------------|---------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------|------|----------------|------|----|
|             | PARAMETER         | TEST CONI                       | DITIONS                                         | V <sub>CC</sub> = 1.8 V   V <sub>CC</sub> = 2.5 V   V <sub>CC</sub> = 3.3 V   V <sub>CC</sub> |      | $V_{CC} = 5 V$ | UNIT |    |
| PARAMETER   | IESI CONI         | DITIONS                         | TYP                                             | TYP                                                                                           | UNIT |                |      |    |
| I Cimal     | Power dissipation | $\overline{A}$ = low, B = high, | R <sub>ext</sub> = 1 kΩ,<br>No C <sub>ext</sub> |                                                                                               |      | 35             | 37   | pF |
|             | capacitance       | CLR = 10 MHz                    | $R_{ext} = 5 k\Omega,$ No $C_{ext}$             | 41                                                                                            | 40   |                |      | pr |

Product Folder Links: SN74LVC1G123

### **5.11 Typical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)



vs Supply Voltage



### **6 Parameter Measurement Information**



| TEST                               | S1                |  |  |  |
|------------------------------------|-------------------|--|--|--|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |  |  |  |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |  |  |  |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |  |  |  |

**LOAD CIRCUIT** 

| .,                 | INPUTS          |                                | .,                 | V                 | 0     |              | V          |  |
|--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|------------|--|
| V <sub>CC</sub>    | $V_{I}$         | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | RL           | $V_\Delta$ |  |
| 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω | 0.15 V     |  |
| 2.5 V $\pm$ 0.2 V  | $v_{cc}$        | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 Μ</b> Ω | 0.15 V     |  |
| 3.3 V $\pm$ 0.3 V  | 3 V             | ≤2.5 ns                        | 1.5 V              | 6 V               | 15 pF | <b>1 Μ</b> Ω | 0.3 V      |  |
| 5 V $\pm$ 0.5 V    | $v_{cc}$        | ≤2.5 ns                        | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω | 0.3 V      |  |



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω.
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - H. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms

Product Folder Links: SN74LVC1G123



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

| V                 | INPUTS          |                                | V                  | V                   | 0     | В              | V            |  |
|-------------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|--------------|--|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub>   | CL    | R <sub>L</sub> | $V_{\Delta}$ |  |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub>   | 30 pF | <b>1 k</b> Ω   | 0.15 V       |  |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 500 Ω          | 0.15 V       |  |
| 3.3 V $\pm$ 0.3 V | 3 V             | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | 500 Ω          | 0.3 V        |  |
| 5 V $\pm$ 0.5 V   | V <sub>CC</sub> | ≤2.5 ns                        | V <sub>CC</sub> /2 | 2×V <sub>CC</sub>   | 50 pF | 500 Ω          | 0.3 V        |  |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 6-2. Load Circuit and Voltage Waveforms

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

# 7 Detailed Description

### 7.1 Overview

The SN74LVC1G123 device is a single retriggerable monostable multivibrator designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

This monostable multivibrator features output pulse-duration control by three methods. In the first method, the  $\overline{A}$  input is low, and the  $\overline{B}$  input goes high. In the second method, the  $\overline{B}$  input is high, and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the  $\overline{B}$  input is high, and the clear ( $\overline{CLR}$ ) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{ext}$  and  $R_{ext}/C_{ext}$  (positive) and an external resistor connected between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . To obtain variable pulse durations, connect an external variable resistance between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . The output pulse duration also can be reduced by taking  $\overline{CLR}$  low.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$  and B inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active ( $\overline{A}$ ) or high-level-active (B) input. Pulse duration can be reduced by taking  $\overline{CLR}$  low.  $\overline{CLR}$  can be used to override  $\overline{A}$  or B inputs. The input/output timing diagram illustrates pulse control by retriggering the inputs and early clearing.

The SN74LVC1G123 device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

This part is available in the Texas Instruments NanoFree<sup>™</sup> package. It supports 5-V  $V_{CC}$  operation and accepts inputs up to 5.5 V. The max  $t_{pd}$  is 8 ns at 3.3 V. It supports mixed-mode voltage operation on all ports.

Down translation can be achieved to V<sub>CC</sub> from up to 5.5 V.

Schmitt-trigger circuitry on  $\overline{A}$  and B inputs allows for slow input transition rates. The device can be edge triggered from active-high or active-low gated logic inputs. It can support up to 100% duty cycle from retriggering.

Clear can be used to terminate the output pulse early.

Glitch-free power-up reset is on all outputs.

loff supports live insertion, partial-power-down mode, and back-drive protection.

Latch-up performance exceeds 100 mA per JESD 78, Class II.

Product Folder Links: SN74LVC1G123

12



## 7.4 Device Functional Modes

Table 7-1 lists the functional modes for the SN74LVC1G123.

**Table 7-1. Function Table** 

| INPUTS |   |   | OUTPUTS |  |  |  |  |  |  |  |  |
|--------|---|---|---------|--|--|--|--|--|--|--|--|
| CLR    | Ā | В | Q       |  |  |  |  |  |  |  |  |
| L      | Х | Х | L       |  |  |  |  |  |  |  |  |
| Х      | Н | Х | L(1)    |  |  |  |  |  |  |  |  |
| Х      | Х | L | L(1)    |  |  |  |  |  |  |  |  |
| Н      | L | 1 | Л       |  |  |  |  |  |  |  |  |
| Н      | 1 | Н | Л       |  |  |  |  |  |  |  |  |
| 1      | L | Н | Л       |  |  |  |  |  |  |  |  |

<sup>(1)</sup> These outputs are based on the assumption that the indicated steady-state conditions at the A and B inputs have been set up long enough to complete any pulse started before the setup.

# 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

The SN74LVC1G123 can be used for many applications. The application shown here is a switch debounce circuit. Many switches produce multiple triggers when pressed, and the debounce circuit turns the many triggers into one. This circuit takes advantage of the retrigger capability of the SN74LVC1G123 in that the output pulse length only has to be longer than the longest individual bounce (typically less than 1 ms).

# 8.2 Typical Application



Figure 8-1. Typical Application of the SN74LVC1G123

#### 8.2.1 Design Requirements

- 1. Recommended Input Conditions:
  - For specified high and low levels, see  $V_{IH}$  and  $V_{IL}$  in Section 5.3.
  - Inputs and outputs are overvoltage tolerant, allowing them to go as high as 4.6 V at any valid  $V_{CC}$ .
- 2. Recommended Output Conditions:
  - Load current should not exceed values listed in Section 5.3.

### 8.2.2 Detailed Design Procedure

The values for V<sub>CC</sub>, R<sub>PU</sub>, R, and C must be selected for proper operation.

V<sub>CC</sub> is selected at 1.8 V. This value is usually driven by the logic voltage of the system, but is arbitrary in this case.

 $R_{PII}$  is selected at 10 k $\Omega$ .

R and C are selected via the plots in Section 8.2.3 and are based on the time desired for the output pulse. In this case, the output pulse will be 1 ms. Since the supply voltage has been selected at 1.8 V, Figure 8-2 is used to determine the R and C values required. First convert the desired pulse width (t<sub>w</sub>), 1 ms, to ns. This yields 10<sup>6</sup> ns. Next follow that line across to see which R and C values intersect it.

R is selected at 10 k $\Omega$  because that line intersects nicely with 10<sup>6</sup> ns and 10<sup>5</sup> pF, making the selection of C at 0.1 μF easy.

Product Folder Links: SN74LVC1G123

**Table 8-1. Application Specific Values** 

| PARAMETER             | VALUE  |  |  |  |  |
|-----------------------|--------|--|--|--|--|
| V <sub>CC</sub>       | 1.8 V  |  |  |  |  |
| R <sub>PU</sub>       | 10 kΩ  |  |  |  |  |
| t <sub>w</sub>        | 1 ms   |  |  |  |  |
| R (R <sub>ext</sub> ) | 10 kΩ  |  |  |  |  |
| C (C <sub>ext</sub> ) | 0.1 μF |  |  |  |  |

In addition to the shown components, a 0.1- $\mu F$  decoupling capacitor from  $V_{CC}$  to ground should be placed as close as possible to the device.

## 8.2.3 Application Curves







# 9 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the Section 5.3.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 10 Layout

### 10.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 10-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 10.2 Layout Example



Figure 10-1. Trace Example



# 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

NanoFree<sup>™</sup> is a trademark of Texas Instruments.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 12 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (June 2015) to Revision E (March 2024)

Page

Updated format to match new TI layout and flow. Tables, figures and cross-references use a new numbering sequence throughout the document.

## Changes from Revision C (October 2013) to Revision D (June 2015)

Page

- Removed duplicate Timing Requirements table ......6



| C | hanges from Revision B (January 2007) to Revision C (October 2013) | Page |
|---|--------------------------------------------------------------------|------|
| • | Updated document to new TI data sheet format                       |      |
| • | Updated Features                                                   | 1    |
| • | Updated operating temperature range                                | 4    |
|   | Added Thermal Information table                                    |      |

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LVC1G123

www.ti.com

7-Oct-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type (2) | Package   Pins  | Package qty   Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)      |
|-----------------------|------------|-------------------|-----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|-----------------------|
| 74LVC1G123DCTRE4      | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTRE4.B    | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTRG4      | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTRG4.B    | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTTE4      | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTTE4.B    | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTTG4      | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCTTG4.B    | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23<br>(R, Z)         |
| 74LVC1G123DCURE4      | Active     | Production        | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23R                  |
| 74LVC1G123DCURG4      | Active     | Production        | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23R                  |
| 74LVC1G123DCURG4.B    | Active     | Production        | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23R                  |
| 74LVC1G123DCUTG4      | Active     | Production        | VSSOP (DCU)   8 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23R                  |
| 74LVC1G123DCUTG4.B    | Active     | Production        | VSSOP (DCU)   8 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C23R                  |
| SN74LVC1G123DCTR      | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (2W95, C23)<br>(R, Z) |
| SN74LVC1G123DCTR.B    | Active     | Production        | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (2W95, C23)<br>(R, Z) |
| SN74LVC1G123DCTT      | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (2W95, C23)<br>(R, Z) |
| SN74LVC1G123DCTT.B    | Active     | Production        | SSOP (DCT)   8  | 250   SMALL T&R       | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (2W95, C23)<br>(R, Z) |
| SN74LVC1G123DCUR      | Active     | Production        | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (C23J, C23Q, C23R     |
| SN74LVC1G123DCUR.B    | Active     | Production        | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (C23J, C23Q, C23R     |



-40 to 85

7-Oct-2025

(D87, D8N)



SN74LVC1G123YZPR.B

www.ti.com

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)   |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------------|
|                       | ( )    | ( )           |                 |                       | (-)  | (4)                           | (5)                        |              | (-)                |
| SN74LVC1G123DCUT      | Active | Production    | VSSOP (DCU)   8 | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (C23J, C23Q, C23R) |
| SN74LVC1G123DCUT.B    | Active | Production    | VSSOP (DCU)   8 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (C23J, C23Q, C23R) |
| SN74LVC1G123YZPR      | Active | Production    | DSBGA (YZP)   8 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | (D87, D8N)         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Yes

**SNAGCU** 

Level-1-260C-UNLIM

3000 | LARGE T&R

(3) RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

Production

- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

DSBGA (YZP) I 8

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



www.ti.com 8-Oct-2024

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVC1G123DCTRE4 | SSOP            | DCT                | 8    | 3000 | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| 74LVC1G123DCTRG4 | SSOP            | DCT                | 8    | 3000 | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| 74LVC1G123DCTTE4 | SSOP            | DCT                | 8    | 250  | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| 74LVC1G123DCTTG4 | SSOP            | DCT                | 8    | 250  | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| 74LVC1G123DCURG4 | VSSOP           | DCU                | 8    | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| 74LVC1G123DCUTG4 | VSSOP           | DCU                | 8    | 250  | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC1G123DCTR | SSOP            | DCT                | 8    | 3000 | 180.0                    | 12.4                     | 3.15       | 4.35       | 1.55       | 4.0        | 12.0      | Q3               |
| SN74LVC1G123DCTT | SSOP            | DCT                | 8    | 250  | 180.0                    | 12.4                     | 3.15       | 4.35       | 1.55       | 4.0        | 12.0      | Q3               |
| SN74LVC1G123DCUR | VSSOP           | DCU                | 8    | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC1G123DCUT | VSSOP           | DCU                | 8    | 250  | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC1G123YZPR | DSBGA           | YZP                | 8    | 3000 | 178.0                    | 9.2                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 8-Oct-2024



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| 74LVC1G123DCTRE4               | SSOP         | DCT             | 8    | 3000 | 183.0       | 183.0      | 20.0        |
| 74LVC1G123DCTRG4               | SSOP         | DCT             | 8    | 3000 | 183.0       | 183.0      | 20.0        |
| 74LVC1G123DCTTE4               | SSOP         | DCT             | 8    | 250  | 183.0       | 183.0      | 20.0        |
| 74LVC1G123DCTTG4               | SSOP         | DCT             | 8    | 250  | 183.0       | 183.0      | 20.0        |
| 74LVC1G123DCURG4               | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| 74LVC1G123DCUTG4               | VSSOP        | DCU             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC1G123DCTR               | SSOP         | DCT             | 8    | 3000 | 190.0       | 190.0      | 30.0        |
| SN74LVC1G123DCTT               | SSOP         | DCT             | 8    | 250  | 190.0       | 190.0      | 30.0        |
| SN74LVC1G123DCUR               | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G123DCUT               | VSSOP        | DCU             | 8    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G123YZPR               | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 35.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated